|
" Computer architecture techniques for power-efficiency / "
Stefanos Kaxiras, Margaret Martonosi.
Document Type
|
:
|
BL
|
Record Number
|
:
|
1021523
|
Doc. No
|
:
|
b775893
|
Main Entry
|
:
|
Kaxiras, Stefanos.
|
Title & Author
|
:
|
Computer architecture techniques for power-efficiency /\ Stefanos Kaxiras, Margaret Martonosi.
|
Publication Statement
|
:
|
[San Rafael, CA] :: Morgan & Claypool,, ©2008.
|
Series Statement
|
:
|
Synthesis lectures on computer architecture,; #4
|
Page. NO
|
:
|
1 online resource (xi, 207 pages) :: illustrations digital, HTML and PDF files
|
ISBN
|
:
|
1598292099
|
|
:
|
: 9781598292091
|
|
:
|
1598292080
|
|
:
|
9781598292084
|
Notes
|
:
|
Series ISSN: 1935-3235 (print); 1935-3243 (ebook).
|
|
:
|
Title from PDF title page (viewed Aug. 8, 2008).
|
Bibliographies/Indexes
|
:
|
Includes bibliographical references (pages 189-207).
|
Contents
|
:
|
Introduction -- Modeling, simulation, and measurement -- Using voltage and frequency adjustments to manage dynamic power -- Optimizing capacitance and switching activity to reduce dynamic power -- Managing static (leakage) power -- Conclusions.
|
Abstract
|
:
|
In the last few years, power dissipation has become an important design constraint, on par with performance, in the design of new computer systems. Whereas in the past, the primary job of the computer architect was to translate improvements in operating frequency and transistor count into performance, now power efficiency must be taken into account at every step of the design process. While for some time, architects have been successful in delivering 40% to 50% annual improvement in processor performance, costs that were previously brushed aside eventually caught up. The most critical of these costs is the inexorable increase in power dissipation and power density in processors. Power dissipation issues have catalyzed new topic areas in computer architecture, resulting in a substantial body of work on more power-efficient architectures. Power dissipation coupled with diminishing performance gains, was also the main cause for the switch from single-core to multi-core architectures and a slowdown in frequency increase.
|
Subject
|
:
|
Computer architecture.
|
Subject
|
:
|
Mechanical efficiency.
|
Subject
|
:
|
Computer architecture.
|
Subject
|
:
|
Mechanical efficiency.
|
Dewey Classification
|
:
|
004.22
|
LC Classification
|
:
|
QA76.9.A73
|
Added Entry
|
:
|
Martonosi, Margaret.
|
| |