رکورد قبلیرکورد بعدی

" High performance multi-channel high-speed I/O circuits / "


Document Type : BL
Record Number : 601942
Doc. No : b431161
Main Entry : Taehyoun, Oh
Title & Author : High performance multi-channel high-speed I/O circuits /\ Taehyoun Oh, Ramesh Harjani
Series Statement : Analog circuits and signal processing
Page. NO : 1 online resource
ISBN : 1461449634 (electronic bk.)
: : 9781461449638 (electronic bk.)
: 9781461449621
Bibliographies/Indexes : Includes bibliographical references
Contents : 2x6 Gb/s MIMO Crosstalk Cancellation and Signal Reutilization Scheme in 130 nm CMOS Process -- 4x12 Gb/s MIMO Crosstalk Cancellation and Signal Reutilization Receiver in 65 nm CMOS Process -- Adaptive XTCR, AGC, and Adaptive DFE Loop -- Research Summary & Contributions -- Appendix A: Noise Analysis -- Appendix B: Issues of Applying Consecutive 2x2 XTCR on Multi-Lane I/Os ( 4) -- Appendix C: Transmitter-Side Discrete-Time FIR XTC Filter versus Receiver-Side Analog-IIR XTC Filter -- Appendix D: Line Mismatch Sensitivity -- Appendix E: Input Matching for 4x4 XTCR Receiver Test Bench -- Appendix F: Bandwidth Improvement by Technology Scaling
Abstract : This book describes design techniques that can be used to mitigate crosstalk in high-speed I/O circuits. The focus of the book is in developing compact and low power integrated circuits for crosstalk cancellation, inter-symbol interference (ISI) mitigation and improved bit error rates (BER) at higher speeds. This book is one of the first to discuss in detail the problem of crosstalk and ISI mitigation encountered as data rates have continued beyond 10Gb/s. Readers will learn to avoid the data performance cliff, with circuits and design techniques described for novel, low power crosstalk cancellation methods that are easily combined with current ISI mitigation architectures. Describes technology and design ideas for power-efficient crosstalk cancellation in multi-channel high-speed I/O circuits; Includes critical background knowledge related to channel ISI equalization circuits; Provides crosstalk cancellation circuit methods that can be adapted efficiently to currently used equalization circuits in high-speed I/O receivers; key crosstalk cancellation blocks can be merged easily with automatic gain control (AGC) circuits in current I/O systems
Subject : Crosstalk-- Prevention
Subject : Electromagnetic interference-- Prevention
Subject : Electronic circuit design
Subject : Signal processing
Dewey Classification : ‭621.38224‬
LC Classification : ‭TK5102.5‬
Added Entry : Harjani, Ramesh,1959-
Added Entry : Ohio Library and Information Network
کپی لینک

پیشنهاد خرید
پیوستها
Search result is zero
نظرسنجی
نظرسنجی منابع دیجیتال

1 - آیا از کیفیت منابع دیجیتال راضی هستید؟