رکورد قبلیرکورد بعدی

" Parasitic substrate coupling in high voltage integrated circuits : "


Document Type : BL
Record Number : 864637
Main Entry : Buccella, Pietro
Title & Author : Parasitic substrate coupling in high voltage integrated circuits : : minority and majority carriers propagation in semiconductor substrate /\ Pietro Buccella, Camillo Stefanucci, Maher Kayal, Jean-Michel Sallese.
Publication Statement : Cham :: Springer,, 2018.
Series Statement : Analog Circuits and Signal Processing,
Page. NO : 1 online resource (xvii, 183 pages) :: illustrations
ISBN : 3319743821
: : 9783319743820
: 3319743813
: 9783319743813
Bibliographies/Indexes : Includes bibliographical references and index.
Contents : Chapter1: Overview of Parasitic Substrate Coupling -- Chapter2: Design Challenges in High Voltage ICs -- Chapter3: Substrate Modeling with Parasitic Transistors -- Chapter4: TCAD Validation of the Model -- Chapter5: Extraction Tool for the Substrate Network -- Chapter6: Parasitic Bipolar Transistors in Benchmark Structures -- Chapter7: Substrate Coupling Analysis and Evaluation of Protection Strategies.
Abstract : This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits. The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis. Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits; Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate; Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices; Offers design guidelines to reduce couplings by adding specific test protections.
Subject : Integrated circuits.
Subject : Interconnects (Integrated circuit technology)
Subject : Circuits components.
Subject : Electronic circuits.
Subject : Electronics engineering.
Subject : Electronics.
Subject : Engineering.
Subject : Microelectronics.
Subject : TECHNOLOGY ENGINEERING-- Mechanical.
Dewey Classification : ‭621.3815‬
LC Classification : ‭TK7888.4‬‭.B93 2018‬
Added Entry : Kayal, Maher
: Sallese, Jean-Michel
: Stefanucci, Camillo
کپی لینک

پیشنهاد خرید
پیوستها
Search result is zero
نظرسنجی
نظرسنجی منابع دیجیتال

1 - آیا از کیفیت منابع دیجیتال راضی هستید؟