رکورد قبلیرکورد بعدی

" Verification techniques for system-level design / "


Document Type : BL
Record Number : 950543
Doc. No : b704913
Main Entry : Fujita, Masahiro,1956-
Title & Author : Verification techniques for system-level design /\ Masahiro Fujita, Indradeep Ghosh, and Mukul Prasad.
Publication Statement : Amsterdam ;Boston :: Morgan Kaufmann Publishers,, ©2008.
Series Statement : The Morgan Kaufmann series in systems on silicon
Page. NO : 1 online resource (viii, 240 pages) :: illustrations
ISBN : 0080553133
: : 1281049646
: : 6611049649
: : 9780080553139
: : 9781281049643
: : 9786611049645
: 0123706165
: 9780123706164
Bibliographies/Indexes : Includes bibliographical references and index.
Contents : 1. Introduction -- 2. Higher-Level Design Methodology and Associated Verification Problems -- 3. Basic Technology for Formal Verification -- 4. Verification Algorithms for FSM Models -- 5. Static Checking of Higher-Level Design Descriptions -- 6. Equivalence Checking on Higher-Level Design Descriptions -- 7. Model Checking on Higher-Level Design Descriptions -- 8. Simulation-Based Verification Techniques for System-Level Designs -- 9. Conclusion.
Abstract : Printbegrænsninger: Der kan printes kapitelvis.
: This book will explain how to verify SoC logic designs using formal and semi-formal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been getting much more attention. So far, most of the books on formal verification target the register transfer level (RTL) or lower levels of design. For higher design productivity, it is essential to debug designs as early as possible. That is, designs should be completely verified at very abstracted design levels (higher than RTL). This book covers all aspects of high-level formal and semi-formal verification techniques for system level designs. First book that covers all aspects of formal and semi-formal, high-level (higher than RTL) design verification targeting SoC designs. Formal verification of high-level designs (RTL or higher). Verification techniques are discussed with associated system-level design methodology.
Subject : Formal methods (Computer science)
Subject : Integrated circuits-- Verification.
Subject : Systems on a chip-- Testing.
Subject : Formal methods (Computer science)
Subject : Formal methods (Computer science)
Subject : Integrated circuits-- Verification.
Subject : Integrated circuits-- Verification.
Subject : Systems on a chip-- Testing.
Subject : TECHNOLOGY ENGINEERING-- Electronics-- Circuits-- General.
Subject : TECHNOLOGY ENGINEERING-- Electronics-- Circuits-- Integrated.
Dewey Classification : ‭621.3815‬
LC Classification : ‭TK7895.E42‬‭F95 2008eb‬
Added Entry : Ghosh, Indradeep,1970-
: Prasad, Mukul.
کپی لینک

پیشنهاد خرید
پیوستها
Search result is zero
نظرسنجی
نظرسنجی منابع دیجیتال

1 - آیا از کیفیت منابع دیجیتال راضی هستید؟