رکورد قبلیرکورد بعدی

" Introduction to advanced system-on-chip test design and optimization / "


Document Type : BL
Record Number : 950932
Doc. No : b705302
Main Entry : Larsson, Erik,1966-
Title & Author : Introduction to advanced system-on-chip test design and optimization /\ by Erik Larsson.
Publication Statement : Dordrecht :: Springer,, ©2005.
Series Statement : Frontiers in electronic testing ;; 29
Page. NO : 1 online resource (xv, 388 pages) :: illustrations
ISBN : 0387256245
: : 1280263717
: : 1402032072
: : 661026371X
: : 9780387256245
: : 9781280263712
: : 9781402032073
: : 9786610263714
Bibliographies/Indexes : Includes bibliographical references (pages 353-382) and index.
Contents : Testing Concepts -- Design Flow -- Design for Test -- Boundary Scan -- SOC Design for Testability -- System Modeling -- Test Conflicts -- Test Power Dissipation -- Test Access Mechanism -- Test Scheduling -- SOC Test Applications -- A Reconfigurable Power-Conscious Core Wrapper and its Application to System-on-Chip Test Scheduling -- An Integrated Framework for the Design and Optimization of SOC Test Solutions -- Efficient Test Solutions for Core-Based Designs -- Core Selection in the SOC Test Design-Flow -- Defect-Aware Test Scheduling -- An Integrated Technique for Test Vector Selection and Test Scheduling under ATE Memory Depth Constraint.
Abstract : SOC test design and its optimization is the topic of Introduction to Advanced System-on-Chip Test Design and Optimization. It gives an introduction to testing, describes the problems related to SOC testing, discusses the modeling granularity and the implementation into EDA (electronic design automation) tools. The book is divided into three sections: i) test concepts, ii) SOC design for test, and iii) SOC test applications. The first part covers an introduction into test problems including faults, fault types, design-flow, design-for-test techniques such as scan-testing and Boundary Scan. The second part of the book discusses SOC related problems such as system modeling, test conflicts, power consumption, test access mechanism design, test scheduling and defect-oriented scheduling. Finally, the third part focuses on SOC applications, such as integrated test scheduling and TAM design, defect-oriented scheduling, and integrating test design with the core selection process.
Subject : Integrated circuits-- Design and construction.
Subject : Systems on a chip-- Testing.
Subject : Ingénierie.
Subject : Integrated circuits-- Design and construction.
Subject : TECHNOLOGY ENGINEERING-- Electronics-- Circuits-- General.
Subject : TECHNOLOGY ENGINEERING-- Electronics-- Circuits-- Integrated.
Subject : Integrated circuits-- Design and construction.
Subject : Systems on a chip-- Testing.
Dewey Classification : ‭621.3815‬
LC Classification : ‭TK7895.E42‬‭L37 2005eb‬
NLM classification : ‭TN402‬clc
کپی لینک

پیشنهاد خرید
پیوستها
Search result is zero
نظرسنجی
نظرسنجی منابع دیجیتال

1 - آیا از کیفیت منابع دیجیتال راضی هستید؟