رکورد قبلیرکورد بعدی

" Skew-tolerant circuit design / "


Document Type : BL
Record Number : 965044
Doc. No : b719414
Main Entry : Harris, David, (David Lewis)
Title & Author : Skew-tolerant circuit design /\ David Harris.
Publication Statement : San Francisco :: Morgan Kaufmann Publishers,, ©2001.
Series Statement : Morgan Kaufmann series in computer architecture and design
Page. NO : 1 online resource (xiv, 223 pages) :: illustrations.
ISBN : 0080541267
: : 1281078042
: : 155860636X
: : 6611078045
: : 9780080541266
: : 9781281078049
: : 9781558606364
: : 9786611078041
: 155860636X
Bibliographies/Indexes : Includes bibliographical references and index.
Contents : Chapter 1 -- Introduction -- Chapter 2 -- Fundamental Concepts -- Chapter 3 -- IP Switching -- Chapter 4 -- Tag Switching -- Chapter 5 -- MPLS Core Protocols -- Chapter 6 -- Quality of Service -- Chapter 7 -- ConstraintƯbased routing -- Chapter 8 -- Virtual Private Networks.
Abstract : As advances in technology and circuit design boost operating frequencies of microprocessors, DSPs and other fast chips, new design challenges continue to emerge. One of the major performance limitations in today's chip designs is clock skew, the uncertainty in arrival times between a pair of clocks. Increasing clock frequencies are forcing many engineers to rethink their timing budgets and to use skew-tolerant circuit techniques for both domino and static circuits. While senior designers have long developed their own techniques for reducing the sequencing overhead of domino circuits, this knowledge has routinely been protected as trade secret and has rarely been shared. Skew-Tolerant Circuit Design presents a systematic way of achieving the same goal and puts it in the hands of all designers. This book clearly presents skew-tolerant techniques and shows how they address the challenges of clocking, latching, and clock skew. It provides the practicing circuit designer with a clearly detailed tutorial and an insightful summary of the most recent literature on these critical clock skew issues. * Synthesizes the most recent advances in skew-tolerant design in one cohesive tutorial * Provides incisive instruction and advice punctuated by humorous illustrations * Includes exercises to test understanding of key concepts and solutions to selected exercises.
Subject : Integrated circuits-- Very large scale integration-- Design and construction.
Subject : Synchronization.
Subject : Timing circuits-- Design and construction.
Subject : Integrated circuits-- Very large scale integration-- Design and construction.
Subject : Synchronization.
Subject : TECHNOLOGY ENGINEERING-- Electronics-- Circuits-- General.
Subject : TECHNOLOGY ENGINEERING-- Electronics-- Circuits-- Integrated.
Subject : Timing circuits-- Design and construction.
Dewey Classification : ‭621.3815‬
LC Classification : ‭TK7868.T5‬‭H37 2001eb‬
کپی لینک

پیشنهاد خرید
پیوستها
Search result is zero
نظرسنجی
نظرسنجی منابع دیجیتال

1 - آیا از کیفیت منابع دیجیتال راضی هستید؟